© 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved. www.arpnjournals.com # INVESTIGATION OF THRESHOLD VOLTAGE AND TRANSCONDUCTANCE VARIATIONS IN PMOS Siti Hajar Marni Hasbulah and Rahmat Sanudin Faculty of Electrical and Electronic Engineering, Universiti Tun Hussein Onn Malaysia, Parit Raja, Johor, Malaysia E-Mail: rahmats@uthm.edu.my #### ABSTRACT Scaling process of MOSFET has yielded great benefit in term of processor technology evolution. However, it is worth to note that the scaling process also affects the electrical parameters as well. It is expected that as MOSFET gradually scaled into the submicron regime, the variation of electrical parameters due to scaling becomes more apparent. The study is carried out through simulation work of 45 nm p-type MOSFET (PMOS) using a commercial device simulator. This tool is used as a medium to observe changes in threshold voltage ( $V_{TH}$ ) and transconductance ( $g_m$ ). Changes of both parameters are investigated against three factors; oxide thickness ( $t_{ox}$ ), doping concentration of dopant in substrate and doping energy. Observation in simulation results suggest that increment in both $t_{ox}$ and doping energy increases $V_{TH}$ and reduces $g_m$ . In contrast, increment in doping concentration of dopant improves $g_m$ and trims $V_{TH}$ . Analysis of results deduces that the variations of both $V_{TH}$ and $g_m$ against those three factors are related to number of free carriers during device operation. Keywords: threshold voltage, transconductance, submicron PMOS. #### INTRODUCTION The scaling process has contributed to significant changes in device dimension of MOSFET. To date, the scaling process helps integrated circuit industry to sustain the Moore's Law. A compromise design is essential to accommodate both high performance and low power logic (Zeitzoff and Chung, 2005) as the transistor technology advances. High switching speed and low leakage current are required to achieve the compromised design. The scaling process also heavily dependent on velocity and mobility of carriers to ensure a proper operation (Khakifirooz and Antoniadis, 2008). High leakage current and electron tunnelling mechanism have been identified as major issue when transistor is scaled (Zietzoff and Chung, 2002), (Ning, 2007). Parasitic resistance due to source or drain extension also another issue in transistor scaling (Plummer, 2000). Furthermore, variation in fabrication process also affects the performance of scaled transistor (Saha, 2014). High bias potential also leads to other shortcoming such as hot electrons and oxide reliability (Ning, 2007). A proper bias in accordance to scaled device dimension is important to preserve reliability (Bohr, 2007). In spite of numerous challenge in MOSFET scaling, it is expected that the scaling process will continue. Innovations in channel material selection (Antoniadis *et al.*, 2006), (Thompson *et al.*, 2005) and device structure (Majumdar *et al.*, 2014), (Xin *et al.*, 2008) are among novel approaches that will extend the scaling process. Using metal as source drain terminals is also being considered since it could reduce electron tunnelling and sheet resistance (Larson and Snyder, 2006), (Zietzoff and Chung, 2002). Another approach is to consider variants of MOSFET such as junction FET (Jackson *et al.*, 2009) as a potential candidate of transistor in submicron regime. The main objective of this work is to investigate the variations of $V_{TH}$ and $g_m$ of PMOS in the submicron scale. The investigation is made against three factors, which are oxide thickness $(t_{ox})$ , doping concentration of dopant in substrate and doping energy of dopant. The investigation is made through device simulation using Sentaurus TCAD. ## **DEVICE SIMULATION** Figure- exhibits the flow of device simulation carried out in this work. The work flow involves five components in Sentaurus TCAD which are Sentaurus Workbench (SWB), Ligament, Sentaurus Device (SDevice), Tecplot and Inspect. Firstly, the device input parameter was set in the SWB such as the gate length. Each node of input parameters could be run independently to obtain specific output files. During simulation, each node status would be represented with a unique colour. For example, a blue node represents a running simulation and an amber node represents a completed simulation. In general, the SWB acts as a tool to give an overview of the whole process in Sentaurus TCAD. Nevertheless, the individual process must be defined before it appears on the SWB interface. Next, the changes in oxide thickness were simulated in Ligament. This was done by specifying the length of oxidation process in Ligament. At the end of the process simulation, a series of oxidation thickness was obtained to be used in the next step of simulation. The variability of oxide thickness was then used to examine the change in the $V_{\rm TH}$ . The following steps were to obtain the device doping profile in Tecplot. The doping profile was generated according to the doping concentration specified in SWB. The doping profile was obtained once the process simulation in Ligament has completed. It means #### www.arpnjournals.com that any changes in process simulation defined in Ligament will affect the doping profile. As shown in Figure 1, two input files were required in Tecplot which were <filename>.cmd and <filename>.tdr. Next, SDevice was used to extract output data of device operation such as current and voltage of interest. In addition, this tool also helped to determine thefinal solution of all structure variables. Finally, the electrical characteristic was extracted in visual mode using Inspect. The drain-to-source current ( $I_{DS}$ ) was one of the main output parameter viewed in Inspect. files were required Two input in this simulation, namely <filename>.cmd and <filename>.plt. Figure-2 shows the pre-process in Inspect before the output parameters are extracted. Figure-1. Work flow of device simulation. **Figure 1.** Pre-process of Tecplot simulation. Figure-2. Pre-process of inspect simulation. ### RESULTS AND DISCUSSION A structure of 45 nm PMOS is obtained through fabrication process simulation in Ligament. Tecplot SV tool is used to display the device structure with the corresponding doping concentration as shown in Figure-3 The gate length is 44.47 nm as measured in the Tecplot SV. Figure-3. Device structure of 45nm PMOS. The oxide thickness shows linear relationship with both the $V_{TH}$ and $g_m$ . As shown in Figure-4, the $V_{TH}$ increases with respect to increment of the oxide thickness. Negative values of voltage indicate the operation of PMOS, which requires negative gate voltage to turn on the device. An inversion layer will be created when $V_G$ is applied. The inversion layer, in turn, will aid the creation of channel just beneath the oxide layer to allow current © 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved. #### www.arpnjournals.com flow between source and drain terminals. Therefore, a thinner oxide layer will require less $V_G$ to create channel and implies less $V_{TH}$ . However, $t_{ox}$ has opposite effect on $g_m$ as shown in Figure-5. The changing trend implies that a larger $V_G$ change is required to obtain the same amount of $I_D$ . Increasing the $t_{ox}$ will require a higher potential to be applied on gate terminal to allow current conduction in PMOS. This causes a higher change in $V_G$ is needed to obtain the same $I_D$ compared to lower $t_{ox}$ . This explains the inverse proportionality between the $t_{ox}$ and $g_m$ . The second factor being investigated is the effect of doping concentration of dopant in substrate towards V<sub>TH</sub> and g<sub>m</sub>. The doping concentration exhibits an inverse proportionality with V<sub>TH</sub> as illustrated in Figure-6. In other words, as the doping concentration increases, the V<sub>TH</sub> becomes smaller or less negative. This relationship is related to number of free carriers being created in the substrate. As the doping concentration is increased, so does the number of electrons. This will lead to creation a similar number of holes just beneath the oxide layer when V<sub>G</sub> is applied. A low V<sub>G</sub> is enough to create channel under the oxide layer due to high number of holes available for conduction. Therefore, as the doping concentration is increased, a higher number of holes will be available and a lower potential threshold is imposed for conduction. In Figure-7, it is observed that the doping concentration of dopant in the substrate has an exponential relationship with gm. This trend can be seen when the doping concentration is changed from 10<sup>10</sup> cm<sup>-3</sup> to 10<sup>11</sup> cm<sup>-3</sup>, there is a significant change in g<sub>m</sub>. It implies that at high doping concentration of dopant, a small change in V<sub>DS</sub> results in large change of I<sub>D</sub>. This observation shares the same argument as in the case of V<sub>TH</sub> variation. As the dopant in substrate increases, a higher number of holes are created. When there are huge number of free carriers flow between the electrodes, a high current is created. This explains a big change in current with a small variation in applied V<sub>G</sub> as the doping concentration increases. Finally, the variations of $V_{TH}$ and $g_m$ are being investigated against doping energy. As shown in Figure 8, V<sub>TH</sub> increases as the doping energy is increased. In general, doping energy is related to the depth of implanted dopants in the substrate. It means a high doping energy created a deep dopant implantation. It also implies that any free carriers available are placed much further away from the oxide layer. When V<sub>G</sub> is applied, these free carriers are also further away from channel that conducts ID. Therefore, a higher threshold potential is being imposed to turn the device into conduction mode. This observation explains the reason V<sub>TH</sub> is getting larger as the doping energy increases. The same argument can also be used to explain the relationship between g<sub>m</sub> and doping energy. As illustrated in Figure-9, as the doping energy is increased, g<sub>m</sub> reduces that implies a lower ratio of I<sub>D</sub> to V<sub>DS</sub>. Higher doping energy means the dopant is implanted much further in the substrate. Therefore, lower number of free carriers present during conduction that leads to low current. Any change in current will require a larger change in V<sub>DS</sub>, due to limited free carriers in the channel. In other words, $g_m$ reduces as less free carriers are available. **Figure-4.** Change of $V_{TH}$ with respect to oxide thickness. **Figure-5.**Change of g<sub>m</sub> with respect to t<sub>ox.</sub> **Figure-6.**Change of V<sub>TH</sub> with respect to impurity doping concentration in substrate. © 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved. #### www.arpnjournals.com **Figure-7.**Change of g<sub>m</sub> with respect to impurity doping concentration in substrate. **Figure 8:** Change of $V_{TH}$ with respect to doping energy. **Figure-9.**Change of $g_m$ with respect to doping energy. ## CONCLUSIONS The scaling process of MOSFET is no doubt has yielded a significant evolution in integrated circuit technology. The transistor size reduces in several order and thus higher transistor count present in the integrated circuit. The processor, in turn, could provide more functionality as desired in the mass market. Nevertheless, there are other changes in the scaling process apart from the device dimension. The variation of electrical parameters are also important as the MOSFET enters the submicron regime. Therefore, this study is carried out to investigate the effect of scaling process on PMOS of 45 nm technology. The investigation is narrowed down to two electrical parameters, which are $V_{TH}$ and $g_{\rm m}$ . There are three factors being investigated that may affect the values of $V_{TH}$ and $g_m$ ; $t_{ox}$ , doping concentration of dopant in substrate and doping energy of dopant. Simulation results show that both oxide thickness and doping energy has the same effect on $V_{TH}$ and $g_m$ . However, the doping concentration has opposite effect on $V_{TH}$ and $g_m$ compared to the other two factors. The difference of effect among the three factors lies in the presence of free carriers in the channel. Increment in the doping concentration promotes higher number of free carriers, and thus improves the $g_{\rm m}$ and reduces $V_{\rm TH}$ . In contrast, increment in both oxide thickness and doping energy suppresses the number of free carriers. This leads to less available free carriers that flow in the channel, which increases $V_{\rm TH}$ and reduces $g_{\rm m}$ . Analysis of observation in this work gives a perspective of $V_{TH}$ and $g_m$ variations in PMOS. The three factors investigated in this study could help in optimising those factors to obtain the best $I_D$ . In addition, the analysis also emphasis the importance of the availability of free carriers in device operation. #### REFERENCES - [1] Antoniadis D. A., Aberg I., Ni Chleirigh C., Nayfeh O. M., Khakifirooz A. and Hoyt J. L. 2006. Continuous MOSFET performance increase with device scaling: The role of strain and channel material innovations. IBM Journal of Research and Development, Vol. 50, No. 4.5, pp. 363-376. - [2] Bohr M. 2007. A 30 Year Retrospective on Dennard's MOSFET Scaling Paper. IEEE Solid-State Circuits Society Newsletter, Vol. 12, No. 1, pp. 11-13. - [3] Jackson J. B., Kapoor D. and Miller M. S. 2009. Junction Field Effect Transistors for Nanoelectronics. IEEE Transactions on Nanotechnology, Vol. 8, No. 6, pp. 749-757. - [4] Khakifirooz A. and Antoniadis D. A. 2008. MOSFET Performance Scaling - Part I: Historical Trends. IEEE Transactions on Electron Devices, Vol. 55, No. 6, pp. 1391-1400. - [5] Larson J. M. and Snyder J. P. 2006. Overview and status of metal S/D Schottky-barrier MOSFET technology. IEEE Transactions on Electron Devices, Vol. 53, No. 5, pp. 1048-1058. - [6] Majumdar K., Hobbs C. and Kirsch P. D. 2014. Benchmarking Transition Metal Dichalcogenide MOSFET in the Ultimate Physical Scaling Limit. IEEE Electron Device Letters, Vol. 35, No. 3, pp. 402-404. © 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved. #### www.arpnjournals.com - [7] Ning T. H. 2007. A perspective on the theory of MOSFET scaling and its impact. IEEE Solid-State Circuits Society Newsletter, Vol. 12, No. 1, pp. 27-30. - [8] Plummer J. D. 2000. Silicon MOSFETs (conventional and non-traditional) at the scaling limit. 58<sup>th</sup> Device Research Conference, pp. 3-6. - [9] Saha S. K. 2014. Compact MOSFET Modeling for Process Variability-Aware VLSI Circuit Design. IEEE Access, Vol. 2, pp. 104-115. - [10] Thompson S. E., Chau R. S., Ghani T., Mistry K., Tyagi S. and Bohr M. T. 2005. In search of "Forever," continued transistor scaling one new material at a time. IEEE Transactions on Semiconductor Manufacturing, Vol. 18, No. 1, pp. 26-36. - [11] Xin S., Qiang L., Moroz V., Takeuchi H., Gebara G., Wetzel J., Shuji I., Changhwan S. and Tsu-Jae King L. 2008. Tri-Gate Bulk MOSFET Design for CMOS Scaling to the End of the Roadmap. IEEE Electron Device Letters Vol. 29, No. 5, pp. 491-493. - [12] Zeitzoff P. M. and Chung J. E. 2005. A perspective from the 2003 ITRS: MOSFET scaling trends, challenges, and potential solutions. IEEE Circuits and Devices Magazine Vol. 21, No. 1, pp. 4-15. - [13] Zietzoff P. M. and Chung J. E. 2002. Weighing in on logic scaling trends. IEEE Circuits and Devices Magazine Vol. 18, No. 2, pp. 18-27.